Linux vps-61133.fhnet.fr 4.9.0-19-amd64 #1 SMP Debian 4.9.320-2 (2022-06-30) x86_64
Apache/2.4.25 (Debian)
Server IP : 93.113.207.21 & Your IP : 216.73.216.112
Domains :
Cant Read [ /etc/named.conf ]
User : www-data
Terminal
Auto Root
Create File
Create Folder
Localroot Suggester
Backdoor Destroyer
Readme
/
usr /
lib /
gcc /
x86_64-linux-gnu /
6 /
include /
Delete
Unzip
Name
Size
Permission
Date
Action
cilk
[ DIR ]
drwxrwxrwx
2020-08-24 23:49
sanitizer
[ DIR ]
drwxrwxrwx
2020-08-24 23:49
adxintrin.h
2.82
KB
-rwxrwxrwx
2018-02-14 17:53
ammintrin.h
3.14
KB
-rwxrwxrwx
2018-02-14 17:53
avx2intrin.h
56.01
KB
-rwxrwxrwx
2018-02-14 17:53
avx512bwintrin.h
89.36
KB
-rwxrwxrwx
2018-02-14 17:53
avx512cdintrin.h
5.69
KB
-rwxrwxrwx
2018-02-14 17:53
avx512dqintrin.h
70.9
KB
-rwxrwxrwx
2018-02-14 17:53
avx512erintrin.h
12.66
KB
-rwxrwxrwx
2018-02-14 17:53
avx512fintrin.h
410.77
KB
-rwxrwxrwx
2018-02-14 17:53
avx512ifmaintrin.h
3.35
KB
-rwxrwxrwx
2018-02-14 17:53
avx512ifmavlintrin.h
5.26
KB
-rwxrwxrwx
2018-02-14 17:53
avx512pfintrin.h
7.58
KB
-rwxrwxrwx
2018-02-14 17:53
avx512vbmiintrin.h
4.81
KB
-rwxrwxrwx
2018-02-14 17:53
avx512vbmivlintrin.h
8.17
KB
-rwxrwxrwx
2018-02-14 17:53
avx512vlbwintrin.h
138.95
KB
-rwxrwxrwx
2018-02-14 17:53
avx512vldqintrin.h
59.83
KB
-rwxrwxrwx
2018-02-14 17:53
avx512vlintrin.h
413.03
KB
-rwxrwxrwx
2018-02-14 17:53
avxintrin.h
47.75
KB
-rwxrwxrwx
2018-02-14 17:53
backtrace-supported.h
2.92
KB
-rwxrwxrwx
2018-02-14 17:53
backtrace.h
8.56
KB
-rwxrwxrwx
2018-02-14 17:53
bmi2intrin.h
3.31
KB
-rwxrwxrwx
2018-02-14 17:53
bmiintrin.h
5.5
KB
-rwxrwxrwx
2018-02-14 17:53
bmmintrin.h
1.13
KB
-rwxrwxrwx
2018-02-14 17:53
clflushoptintrin.h
1.62
KB
-rwxrwxrwx
2018-02-14 17:53
clwbintrin.h
1.55
KB
-rwxrwxrwx
2018-02-14 17:53
clzerointrin.h
1.46
KB
-rwxrwxrwx
2018-02-14 17:53
cpuid.h
7.57
KB
-rwxrwxrwx
2018-02-14 17:53
cross-stdarg.h
2.5
KB
-rwxrwxrwx
2018-02-14 17:53
emmintrin.h
49.63
KB
-rwxrwxrwx
2018-02-14 17:53
f16cintrin.h
3.33
KB
-rwxrwxrwx
2018-02-14 17:53
float.h
8.52
KB
-rwxrwxrwx
2018-02-14 17:53
fma4intrin.h
8.92
KB
-rwxrwxrwx
2018-02-14 17:53
fmaintrin.h
10.29
KB
-rwxrwxrwx
2018-02-14 17:53
fxsrintrin.h
2.09
KB
-rwxrwxrwx
2018-02-14 17:53
ia32intrin.h
7.63
KB
-rwxrwxrwx
2018-02-14 17:53
immintrin.h
4.4
KB
-rwxrwxrwx
2018-02-14 17:53
iso646.h
1.24
KB
-rwxrwxrwx
2018-02-14 17:53
lwpintrin.h
3.26
KB
-rwxrwxrwx
2018-02-14 17:53
lzcntintrin.h
2.34
KB
-rwxrwxrwx
2018-02-14 17:53
mm3dnow.h
6.61
KB
-rwxrwxrwx
2018-02-14 17:53
mm_malloc.h
1.71
KB
-rwxrwxrwx
2018-02-14 17:53
mmintrin.h
30.49
KB
-rwxrwxrwx
2018-02-14 17:53
mwaitxintrin.h
1.71
KB
-rwxrwxrwx
2018-02-14 17:53
nmmintrin.h
1.26
KB
-rwxrwxrwx
2018-02-14 17:53
omp.h
5.94
KB
-rwxrwxrwx
2018-02-14 17:53
openacc.h
4.55
KB
-rwxrwxrwx
2018-02-14 17:53
pkuintrin.h
1.7
KB
-rwxrwxrwx
2018-02-14 17:53
pmmintrin.h
4.27
KB
-rwxrwxrwx
2018-02-14 17:53
popcntintrin.h
1.71
KB
-rwxrwxrwx
2018-02-14 17:53
prfchwintrin.h
1.41
KB
-rwxrwxrwx
2018-02-14 17:53
quadmath.h
8.87
KB
-rwxrwxrwx
2018-02-14 17:53
quadmath_weak.h
3.07
KB
-rwxrwxrwx
2018-02-14 17:53
rdseedintrin.h
1.96
KB
-rwxrwxrwx
2018-02-14 17:53
rtmintrin.h
2.67
KB
-rwxrwxrwx
2018-02-14 17:53
shaintrin.h
3.12
KB
-rwxrwxrwx
2018-02-14 17:53
smmintrin.h
27.74
KB
-rwxrwxrwx
2018-02-14 17:53
stdalign.h
1.18
KB
-rwxrwxrwx
2018-02-14 17:53
stdarg.h
3.98
KB
-rwxrwxrwx
2018-02-14 17:53
stdatomic.h
9.1
KB
-rwxrwxrwx
2018-02-14 17:53
stdbool.h
1.49
KB
-rwxrwxrwx
2018-02-14 17:53
stddef.h
13.43
KB
-rwxrwxrwx
2018-02-14 17:53
stdfix.h
5.86
KB
-rwxrwxrwx
2018-02-14 17:53
stdint-gcc.h
6.86
KB
-rwxrwxrwx
2018-02-14 17:53
stdint.h
328
B
-rwxrwxrwx
2018-02-14 17:53
stdnoreturn.h
1.11
KB
-rwxrwxrwx
2018-02-14 17:53
tbmintrin.h
5.19
KB
-rwxrwxrwx
2018-02-14 17:53
tmmintrin.h
8.15
KB
-rwxrwxrwx
2018-02-14 17:53
unwind.h
10.47
KB
-rwxrwxrwx
2018-02-14 17:53
varargs.h
139
B
-rwxrwxrwx
2018-02-14 17:53
wmmintrin.h
4.48
KB
-rwxrwxrwx
2018-02-14 17:53
x86intrin.h
1.98
KB
-rwxrwxrwx
2018-02-14 17:53
xmmintrin.h
41.14
KB
-rwxrwxrwx
2018-02-14 17:53
xopintrin.h
27.9
KB
-rwxrwxrwx
2018-02-14 17:53
xsavecintrin.h
1.78
KB
-rwxrwxrwx
2018-02-14 17:53
xsaveintrin.h
2.17
KB
-rwxrwxrwx
2018-02-14 17:53
xsaveoptintrin.h
1.87
KB
-rwxrwxrwx
2018-02-14 17:53
xsavesintrin.h
2.11
KB
-rwxrwxrwx
2018-02-14 17:53
xtestintrin.h
1.65
KB
-rwxrwxrwx
2018-02-14 17:53
Save
Rename
/* Copyright (C) 2009-2016 Free Software Foundation, Inc. This file is part of GCC. GCC is free software; you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation; either version 3, or (at your option) any later version. GCC is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. Under Section 7 of GPL version 3, you are granted additional permissions described in the GCC Runtime Library Exception, version 3.1, as published by the Free Software Foundation. You should have received a copy of the GNU General Public License and a copy of the GCC Runtime Library Exception along with this program; see the files COPYING3 and COPYING.RUNTIME respectively. If not, see <http://www.gnu.org/licenses/>. */ #ifndef _X86INTRIN_H_INCLUDED # error "Never use <ia32intrin.h> directly; include <x86intrin.h> instead." #endif /* 32bit bsf */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsfd (int __X) { return __builtin_ctz (__X); } /* 32bit bsr */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsrd (int __X) { return __builtin_ia32_bsrsi (__X); } /* 32bit bswap */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bswapd (int __X) { return __builtin_bswap32 (__X); } #ifndef __iamcu__ #ifndef __SSE4_2__ #pragma GCC push_options #pragma GCC target("sse4.2") #define __DISABLE_SSE4_2__ #endif /* __SSE4_2__ */ /* 32bit accumulate CRC32 (polynomial 0x11EDC6F41) value. */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32b (unsigned int __C, unsigned char __V) { return __builtin_ia32_crc32qi (__C, __V); } extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32w (unsigned int __C, unsigned short __V) { return __builtin_ia32_crc32hi (__C, __V); } extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32d (unsigned int __C, unsigned int __V) { return __builtin_ia32_crc32si (__C, __V); } #ifdef __DISABLE_SSE4_2__ #undef __DISABLE_SSE4_2__ #pragma GCC pop_options #endif /* __DISABLE_SSE4_2__ */ #endif /* __iamcu__ */ /* 32bit popcnt */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __popcntd (unsigned int __X) { return __builtin_popcount (__X); } #ifndef __iamcu__ /* rdpmc */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rdpmc (int __S) { return __builtin_ia32_rdpmc (__S); } #endif /* __iamcu__ */ /* rdtsc */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rdtsc (void) { return __builtin_ia32_rdtsc (); } #ifndef __iamcu__ /* rdtscp */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rdtscp (unsigned int *__A) { return __builtin_ia32_rdtscp (__A); } #endif /* __iamcu__ */ /* 8bit rol */ extern __inline unsigned char __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rolb (unsigned char __X, int __C) { return __builtin_ia32_rolqi (__X, __C); } /* 16bit rol */ extern __inline unsigned short __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rolw (unsigned short __X, int __C) { return __builtin_ia32_rolhi (__X, __C); } /* 32bit rol */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rold (unsigned int __X, int __C) { return (__X << __C) | (__X >> (32 - __C)); } /* 8bit ror */ extern __inline unsigned char __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rorb (unsigned char __X, int __C) { return __builtin_ia32_rorqi (__X, __C); } /* 16bit ror */ extern __inline unsigned short __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rorw (unsigned short __X, int __C) { return __builtin_ia32_rorhi (__X, __C); } /* 32bit ror */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rord (unsigned int __X, int __C) { return (__X >> __C) | (__X << (32 - __C)); } /* Pause */ extern __inline void __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __pause (void) { __builtin_ia32_pause (); } #ifdef __x86_64__ /* 64bit bsf */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsfq (long long __X) { return __builtin_ctzll (__X); } /* 64bit bsr */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsrq (long long __X) { return __builtin_ia32_bsrdi (__X); } /* 64bit bswap */ extern __inline long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bswapq (long long __X) { return __builtin_bswap64 (__X); } #ifndef __SSE4_2__ #pragma GCC push_options #pragma GCC target("sse4.2") #define __DISABLE_SSE4_2__ #endif /* __SSE4_2__ */ /* 64bit accumulate CRC32 (polynomial 0x11EDC6F41) value. */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32q (unsigned long long __C, unsigned long long __V) { return __builtin_ia32_crc32di (__C, __V); } #ifdef __DISABLE_SSE4_2__ #undef __DISABLE_SSE4_2__ #pragma GCC pop_options #endif /* __DISABLE_SSE4_2__ */ /* 64bit popcnt */ extern __inline long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __popcntq (unsigned long long __X) { return __builtin_popcountll (__X); } /* 64bit rol */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rolq (unsigned long long __X, int __C) { return (__X << __C) | (__X >> (64 - __C)); } /* 64bit ror */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rorq (unsigned long long __X, int __C) { return (__X >> __C) | (__X << (64 - __C)); } /* Read flags register */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __readeflags (void) { return __builtin_ia32_readeflags_u64 (); } /* Write flags register */ extern __inline void __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __writeeflags (unsigned long long X) { __builtin_ia32_writeeflags_u64 (X); } #define _bswap64(a) __bswapq(a) #define _popcnt64(a) __popcntq(a) #else /* Read flags register */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __readeflags (void) { return __builtin_ia32_readeflags_u32 (); } /* Write flags register */ extern __inline void __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __writeeflags (unsigned int X) { __builtin_ia32_writeeflags_u32 (X); } #endif /* On LP64 systems, longs are 64-bit. Use the appropriate rotate * function. */ #ifdef __LP64__ #define _lrotl(a,b) __rolq((a), (b)) #define _lrotr(a,b) __rorq((a), (b)) #else #define _lrotl(a,b) __rold((a), (b)) #define _lrotr(a,b) __rord((a), (b)) #endif #define _bit_scan_forward(a) __bsfd(a) #define _bit_scan_reverse(a) __bsrd(a) #define _bswap(a) __bswapd(a) #define _popcnt32(a) __popcntd(a) #ifndef __iamcu__ #define _rdpmc(a) __rdpmc(a) #define _rdtscp(a) __rdtscp(a) #endif /* __iamcu__ */ #define _rdtsc() __rdtsc() #define _rotwl(a,b) __rolw((a), (b)) #define _rotwr(a,b) __rorw((a), (b)) #define _rotl(a,b) __rold((a), (b)) #define _rotr(a,b) __rord((a), (b))